# Shift registers and shift register counters

#### Registers



- Register is a group of flip flops (D, or SR, or JK)
- Each flip flop can store one-bit data. n-bit register can hold n-bit data.
- There are two ways to shift the data into the register and two ways to shift the data out of the register.
- - Serial In parallel out (SIPO)
  - Parallel in Serial out (PISO)
  - Parallel in parallel out (PIPO)





- PERE HIGH

  ODO

  OLO

  Normal operation
- Simple 4-bit shift register is shown below (Réset is nothing but clear input)
- Register is cleared using reset/clear input.
- It can be used as Serial-in serial out (at Q<sub>D</sub>) and Serial-in parallel out shift register.



### 4-bit shift register (Serial-in)



#### SISO and SIPO Register using JK ffs



1011 strept use for

SISO and SIPO register with shift left syll as ac Go GA output data B 0, 0,0203 CLK Serial input output data CLK В

Register with parallel load (PISO or PIPO)



#### 4-bit bidirectional shift register using D/SR/JK ffs

• If shift left/right =0, shift right else shift left...



# 4-bit universal shift register

| Ex             | tench |
|----------------|-------|
| Lantrol London | afun  |

| Mode | Control | Register      |                        |
|------|---------|---------------|------------------------|
| S1   | S0      | Operation     |                        |
| 0    | 0       | No change 🤲 🎮 | المد د المال           |
| 0    | 1       | Shift right   |                        |
| 1    | 0       | Shift left    |                        |
| 1    | 1       | Parallel load | isternal Roudle Dela   |
| 9    |         |               | boaded on to the n-bit |

SI BAI SMILLE OFWX

CHAPIFIT

PIPULO

SI SO

### 4-bit universal shift register



# Shift register counters:

Ring counter

• Johnson counter /Twisted-ring counter

counter

> 10 (0) > 10 10 1 and obligation and in regular one obligation in a curcular manger

n-bit out reguler

will and clock pulses

original seguence stal

However there are niders

(())

#### Ring counter



Set one stage, clear three stages

| Clock Cycle | Q <sub>1</sub> | Q <sub>2</sub> | $Q_3$            | $Q_4$ |                                              |
|-------------|----------------|----------------|------------------|-------|----------------------------------------------|
| 1           | 1              | 0              | 0                | 0     |                                              |
| 2           | 0              | 1              | ,<br>0,          | 0 🗷   |                                              |
| 3           | 0              | 0              | 1                | 0 🗷   | Bit-pattern repeats for every 4 clock cycles |
| 4           | 0              | 0              | , 0 <sub>z</sub> | 1     | loi every 4 clock cycles                     |
| 5           | 1              | 0 ×            | 70               | 0 🗷   |                                              |
| 6           | 0              | 1              | 70               | 0     |                                              |
|             |                |                |                  |       |                                              |

### Johnson counter /Twisted-ring counter

| Q      | Qs | Qc | Qo |  |
|--------|----|----|----|--|
| 0      | 0  | 0  | 0  |  |
| 1      | 0  | 0  | 0  |  |
| 1      | 1  | 0  | 0  |  |
| 1      | 1  | 1  | 0  |  |
| 1      | 1  | 1  | 1  |  |
| 0      | 1  | 1  | 1  |  |
| 0      | 0  | 1  | 1  |  |
| 0      | 0  | 0  | 1  |  |
| repeat |    |    |    |  |







# Johnson counter /Twisted-ring counter using JK ffs



0000